### 李驊祐 資工三 B10902078

# Modules Explanation

#### Adder.v:

This module reads two 32-bits input *input\_data\_1* and *input\_data\_2*, and returns a 32-bits output *output\_data*, which is equivalent to *input\_data\_1* + *input\_data\_2*.

### Control.v:

This module reads a 7-bits input *opcode*, and has a 2-bits output *ALUOp*, 1-bit output *ALUSrc*, 1-bit output *RegWrite*.

If *opcode* == 0110011, then I assign *ALUOp* = 00 so that the ALU\_Control module knows it is an R-type instruction, and assign *ALUSrc* = 0 so that the MUX32 module knows it should choose input data from Register.

Else, then I assign ALUOp = 01 so that the ALU\_Control module knows it is an I-type instruction, and assign ALUSrc = 1 so that the MUX32 module knows it should choose input data from Sign Extend.

Then, I assign *RegWrite* = 1, because all operations write to register.

# ALU Control:

This module reads a 7-bits input *funct7*, a 3-bits input *funct3*, a 2-bits input *ALUOP*, and has a 3-bits output *ALUControl*. Then, I assign *ALUControl* from 000 to 111 corresponding to instruction *and* to *srai*. The conditions I used are:

If *ALUOp* == 00: then check *funct7* and *funct3* to assign values 000 to 101

orresponding to instruction and to mul.

Else if *ALUOp* == 01: then check *funct3* to assign values 110 to 111 corresponding to instruction *addi* and *srai*.

#### ALU:

This module reads two 32-bits inputs <code>read\_data\_1</code> and <code>read\_data\_2</code>, a 3-bits input <code>ALUControl</code>, and has a 1-bit output <code>zero</code> and a 32-bits output <code>ALU\_result</code>. Then, I do the corresponding arithmetic operation on the two 32-bits inputs according to the condition <code>ALUControl</code>, and assign the result to <code>ALU\_result</code>. I also assign <code>zero</code> = 1 if <code>read\_data\_1-read\_data\_2</code> == 0, else 0.

#### MUX32:

This module reads two 32-bits input <code>input\_data\_1</code> and <code>input\_data\_2</code>, a 1-bit input <code>mux\_select</code>, and has a 32-bits output <code>output\_data</code>. If <code>mux\_select == 0</code>, then I assign <code>output\_data = input\_data\_1</code>, else <code>input\_data\_2</code>.

# Sign Extend:

This module reads a 12-bits input *instruction20to31*, and has a 32-bits output *SignExtend*. I assign *SignExtend[11:0]* = *instruction20to31*, and extend the 12th bit of *instruction20to31* (*instruction20to31[11]*) to fill in the remaining 20 bits of *SignExtend* (*SignExtend[31:12]*).

## CPU:

In this module, I just use structure modeling to connect the input wires and output wires of the above modules following the datapath in Figure 1.

Development Environment: I use ubuntu (Ubuntu 22.04.1 LTS (GNU/Linux 5.10.16.3-microsoft-standard-WSL2 x86\_64)) and iverilog to run my code. To run the test case, I just run make.